## Assignment > 6

x) Describe the concept of flip flop with a circuit diagram & characteristic table.

How Rs flip flop is different from BR flip flop. Explain with circuit diagram.

A flip fif flop is a device which stores a single bit of data; one of its two states

=epresents a "One" & the other represents a "zero". Such data storage can be used for storage of state & such a circuit is described as sequential logic in electronics.



If two NAMB gates & the input of Loth the gates is connected to die different output it is connected in a way that both the inputs are interlocked with one another. So, it bacically produces a toggle action & work on it.



|           |   |   | 3.30 30 4 4 4 3 | y cal Clark Const Year Const |
|-----------|---|---|-----------------|------------------------------|
| clocic    | 2 | S | Q               | state                        |
| Vor Oor 1 | X | * | last state      | Hold                         |
| VOVOOVI   |   | B | li li           | Hold                         |
| 7         | 0 |   | 61              | se+                          |
| 1         | 0 | 1 | 0               | Reset                        |
| 1         | 1 | 8 | 2               | ForBolden                    |
| 1         | 1 | 1 |                 | to bodach                    |

The above figure est suggest a RS flip-flop, the functionality of SET & RESET remain the same i.e. when s is kigh, a is set to L & When R is high Q is reset to O.

There are a total of 4 types of fip-flops which are mentioned below:

- 1 SP FRP-Flop
- D FIP- Flop
- 3 IK flip-flop
- AT flip-flop

x) How is 25 flip-flop different from ER the common difference is that, in se later NOR gates are used & in BS latch NAND gates are used. The output also differ from one another. · Fox SR latch 0 above thouse entering a parent a result When, 5=1, P=0, Q=0 € Q'= 1 When, 5=0, R=0, Q=0 8 € Q'=1 When I an reset input changes Q to O & Q'to.
So, here the return input returns to O, the outputs de not change.

When a 1 % applied to both & des set & the reset inputs, both Q & Q' outputs 90 to 0. This condition violates the feet that output Q E Q' are the complements of each other. In normal conditions operation, this operation most be evoided by making some that not 1's are applied. · For Rs latch. De alexandre de la forma de la it is stated and the form and the season is the Somet Hip Hope rost diagram

-> The NAND basic flip-flop circuit operates with both inputs normally at I unless the state of the flip flop has to be changed. -> The application of a momentary o to the set input causes output Q to go to L & Q' to go to 0, thous putting the fip-flop in to set state. -> After the set input = cturns to 1, a momentary o to the reset input causes a transition to the clear state. + When both inputs go to 0. both outputs go to 1, a condition ment meant to be avoided in normal flip-flop.